dblp.uni-trier.dewww.uni-trier.de

Vassos Soteriou

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2007
8EEVassos Soteriou, Li-Shiuan Peh: Exploring the Design Space of Self-Regulating Power-Aware On/Off Interconnection Networks. IEEE Trans. Parallel Distrib. Syst. 18(3): 393-408 (2007)
7EEVassos Soteriou, Noel Eisley, Hangsheng Wang, Bin Li, Li-Shiuan Peh: Polaris: A System-Level Roadmapping Toolchain for On-Chip Interconnection Networks. IEEE Trans. VLSI Syst. 15(8): 855-868 (2007)
6EEVassos Soteriou, Noel Eisley, Li-Shiuan Peh: Software-directed power-aware interconnection networks. TACO 4(1): (2007)
2006
5EENoel Eisley, Vassos Soteriou, Li-Shiuan Peh: High-level power analysis for multi-core chips. CASES 2006: 389-400
4EEVassos Soteriou, Noel Eisley, Hangsheng Wang, Bin Li, Li-Shiuan Peh: Polaris: A System-Level Roadmap for On-Chip Interconnection Networks. ICCD 2006
3EEVassos Soteriou, Hangsheng Wang, Li-Shiuan Peh: A Statistical Traffic Model for On-Chip Interconnection Networks. MASCOTS 2006: 104-116
2005
2EEVassos Soteriou, Noel Eisley, Li-Shiuan Peh: Software-directed power-aware interconnection networks. CASES 2005: 274-285
2004
1EEVassos Soteriou, Li-Shiuan Peh: Design-Space Exploration of Power-Aware On/Off Interconnection Networks. ICCD 2004: 510-517

Coauthor Index

1Noel Eisley [2] [4] [5] [6] [7]
2Bin Li [4] [7]
3Li-Shiuan Peh [1] [2] [3] [4] [5] [6] [7] [8]
4Hangsheng Wang [3] [4] [7]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)