dblp.uni-trier.dewww.uni-trier.de

Andhi Janapsatya

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2007
6EEAndhi Janapsatya, Aleksandar Ignjatovic, Sri Parameswaran, Jörg Henkel: Instruction trace compression for rapid instruction cache simulation. DATE 2007: 803-808
2006
5EEAndhi Janapsatya, Aleksandar Ignjatovic, Sri Parameswaran: A novel instruction scratchpad memory optimization method based on concomitance metric. ASP-DAC 2006: 612-617
4EEAndhi Janapsatya, Aleksandar Ignjatovic, Sri Parameswaran: Finding optimal L1 cache configuration for embedded systems. ASP-DAC 2006: 796-801
3EEAndhi Janapsatya, Aleksandar Ignjatovic, Sri Parameswaran: Exploiting statistical information for implementation of instruction scratchpad memory in embedded system. IEEE Trans. VLSI Syst. 14(8): 816-829 (2006)
2005
2EEJorgen Peddersen, Seng Lin Shee, Andhi Janapsatya, Sri Parameswaran: Rapid Embedded Hardware/Software System Generation. VLSI Design 2005: 111-116
2004
1EEAndhi Janapsatya, Sri Parameswaran, Aleksandar Ignjatovic: Hardware/software managed scratchpad memory for embedded system. ICCAD 2004: 370-377

Coauthor Index

1Jörg Henkel [6]
2Aleksandar Ignjatovic [1] [3] [4] [5] [6]
3Sri Parameswaran [1] [2] [3] [4] [5] [6]
4Jorgen Peddersen [2]
5Seng Lin Shee [2]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)