2008 |
5 | EE | Atanu Chattopadhyay,
Zeljko Zilic:
Built-in Clock Skew System for On-line Debug and Repair.
DATE 2008: 248-251 |
2007 |
4 | EE | Atanu Chattopadhyay,
Zeljko Zilic:
Reconfigurable Clock Distribution Circuitry.
ISCAS 2007: 877-880 |
2005 |
3 | EE | Jean-Samuel Chenard,
Ahmed Usman Khalid,
M. Prokic,
Rong Zhang,
K.-L. Lim,
Atanu Chattopadhyay,
Zeljko Zilic:
Expandable and Robust Laboratory for Microprocessor Systems.
MSE 2005: 65-66 |
2 | EE | Atanu Chattopadhyay,
Zeljko Zilic:
GALDS: a complete framework for designing multiclock ASICs and SoCs.
IEEE Trans. VLSI Syst. 13(6): 641-654 (2005) |
2003 |
1 | EE | Atanu Chattopadhyay,
Zeljko Zilic:
A globally asynchronous locally dynamic system for ASICs and SoCs.
ACM Great Lakes Symposium on VLSI 2003: 176-181 |