dblp.uni-trier.dewww.uni-trier.de

Mohammed Benaissa

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
16EEW. N. Chelton, Mohammed Benaissa: Fast Elliptic Curve Cryptography on FPGA. IEEE Trans. VLSI Syst. 16(2): 198-205 (2008)
2007
15EERiyaz A. Patel, Mohammed Benaissa, Said Boussakta: Fast Parallel-Prefix Architectures for Modulo 2n-1 Addition with a Single Representation of Zero. IEEE Trans. Computers 56(11): 1484-1492 (2007)
14EERiyaz A. Patel, Mohammed Benaissa, Said Boussakta: Fast Modulo 2n - (2n-2+1) Addition: A New Class of Adder for RNS. IEEE Trans. Computers 56(4): 572-576 (2007)
2006
13EETim Good, Mohammed Benaissa: AES as stream cipher on a small FPGA. ISCAS 2006
12EEMohammed Benaissa, Wei Ming Lim: Design of flexible GF(2m) elliptic curve cryptography processors. IEEE Trans. VLSI Syst. 14(6): 659-662 (2006)
2005
11EETim Good, Mohammed Benaissa: AES on FPGA from the Fastest to the Smallest. CHES 2005: 427-440
2003
10EEYiqun Zhu, Mohammed Benaissa: Reconfigurable Viterbi Decoding Using a New ACS Pipelining Technique. ASAP 2003: 360-368
9EEWei Ming Lim, Mohammed Benaissa: Design space exploration of a hardware-software co-designed GF(2m) galois field processor for forward error correction and cryptography. CODES+ISSS 2003: 53-58
8EEYiqun Zhu, Mohammed Benaissa: A novel ACS scheme for area-efficient Viterbi decoders. ISCAS (2) 2003: 264-267
1998
7EESebastian T. J. Fenn, Michael Gössel, Mohammed Benaissa, David Taylor: On-Line Error Detection for Bit-Serial Multipliers in GF(2m). J. Electronic Testing 13(1): 29-40 (1998)
1997
6 M. G. Parker, Mohammed Benaissa: Modular Arithmetic Using Low Order Redundant Bases. IEEE Trans. Computers 46(5): 611-616 (1997)
1996
5 Sebastian T. J. Fenn, Mohammed Benaissa, David Taylor: GF(2^m) Multiplication and Division Over the Dual Basis. IEEE Trans. Computers 45(3): 319-327 (1996)
4EESebastian T. J. Fenn, Mohammed Benaissa, David Taylor: Finite field inversion over the dual basis. IEEE Trans. VLSI Syst. 4(1): 134-137 (1996)
1995
3 Sebastian T. J. Fenn, Mohammed Benaissa, David Taylor: Bit-Serial Dual Basis Systolic Multipliers for GF 2m. ISCAS 1995: 2000-2003
1994
2 Sebastian T. J. Fenn, David Taylor, Mohammed Benaissa: A Dual Basis Systolic Divider for GF(2m). ISCAS 1994: 307-310
1 M. G. Parker, Mohammed Benaissa: Fault-Tolerant Linear Convolution using Residue Number Systems. ISCAS 1994: 441-444

Coauthor Index

1Said Boussakta [14] [15]
2W. N. Chelton [16]
3Sebastian T. J. Fenn [2] [3] [4] [5] [7]
4Tim Good [11] [13]
5Michael Gössel [7]
6Wei Ming Lim [9] [12]
7M. G. Parker [1] [6]
8Riyaz A. Patel [14] [15]
9David Taylor [2] [3] [4] [5] [7]
10Yiqun Zhu [8] [10]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)