2009 |
6 | EE | Tuhina Samanta,
Hafizur Rahaman,
Prasun Ghosal,
Parthasarathi Dasgupta:
A Method for the Multi-Net Multi-Pin Routing Problem with Layer Assignment.
VLSI Design 2009: 387-392 |
2008 |
5 | EE | Prasun Ghosal,
Tuhina Samanta,
Hafizur Rahaman,
Parthasarathi Dasgupta:
Thermal-Aware Placement of Standard Cells and Gate Arrays: Studies and Observations.
ISVLSI 2008: 369-374 |
4 | EE | Tuhina Samanta,
Prasun Ghosal,
Hafizur Rahaman,
Parthasarathi Dasgupta:
Revisiting fidelity: a case of elmore-based Y-routing trees.
SLIP 2008: 27-34 |
2007 |
3 | EE | Tuhina Samanta,
Prasun Ghosal,
Hafizur Rahaman,
Parthasarathi Dasgupta:
Minimum-Congestion Placement for Y-interconnects: Some studies and observations.
ISVLSI 2007: 73-80 |
2006 |
2 | EE | Tuhina Samanta,
Prasun Ghosal,
Hafizur Rahaman,
Parthasarathi Dasgupta:
A heuristic method for constructing hexagonal Steiner minimal trees for routing in VLSI.
ISCAS 2006 |
2005 |
1 | | Prasun Ghosal,
Tuhina Samanta,
Hafizur Rahaman,
Parthasarathi Dasgupta:
Recent Trends in the Application of Meta-Heuristics to VLSI Layout Design.
IICAI 2005: 232-251 |