dblp.uni-trier.dewww.uni-trier.de

Perttu Salmela

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2007
8EETuomas Järvinen, Perttu Salmela, Harri Sorokin, Jarmo Takala: Stride Permutation Networks for Array Processors. VLSI Signal Processing 49(1): 51-71 (2007)
2006
7EETuomas Järvinen, Perttu Salmela, Konsta Punkka, Jarmo Takala: Evaluation of stride permutation networks. ISCAS 2006
6EEPerttu Salmela, Pekka Jääskeläinen, Tuomas Järvinen, Jarmo Takala: Software Pipelining Support for Transport Triggered Architecture Processors. SAMOS 2006: 237-247
2005
5EEAdrian Burian, Perttu Salmela, Jarmo Takala: Complex Fixed-Point Matrix Inversion Using Transport Triggered Architecture. ASAP 2005: 107-112
4EEPerttu Salmela, Tuomas Järvinen, Teemu Sipilä, Jarmo Takala: 256-State Rate 1/2 Viterbi Decoder on TTA Processor. ASAP 2005: 370-378
3EETuomas Järvinen, Perttu Salmela, Teemu Sipilä, Jarmo Takala: Systematic approach for path metric access in Viterbi decoders. IEEE Transactions on Communications 53(5): 755-759 (2005)
2004
2EETuomas Järvinen, Perttu Salmela, Harri Sorokin, Jarmo Takala: Stride Permutation Networks for Array Processors. ASAP 2004: 376-386
2003
1 Tuomas Järvinen, Perttu Salmela, Teemu Sipilä, Jarmo Takala: In-Place Storage of Path Metrics in Viterbi Decoders. VLSI-SOC 2003: 295-300

Coauthor Index

1Adrian Burian [5]
2Pekka Jääskeläinen [6]
3Tuomas Järvinen [1] [2] [3] [4] [6] [7] [8]
4Konsta Punkka [7]
5Teemu Sipilä [1] [3] [4]
6Harri Sorokin [2] [8]
7Jarmo Takala [1] [2] [3] [4] [5] [6] [7] [8]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)