| 2005 |
| 5 | | Takeaki Sugimura,
Yuta Konishi,
Yoshihiro Nakatani,
Takafumi Fukushima,
Hiroyuki Kurino,
Mitsumasa Koyanagi:
Dynamic Multi-Context Reconfiguration Scheme for Reconfigurable Parallel Image Processing System with Three Dimensional Structure.
ARCS Workshops 2005: 27-32 |
| 2004 |
| 4 | EE | Zhe Liu,
JeoungChill Shim,
Hiroyuki Kurino,
Mitsumasa Koyanagi:
Design of A Novel Real-Shared Memory Module for High Performance Parallel Processor System with Shared Memory.
AINA (2) 2004: 241-244 |
| 3 | EE | Zhe Liu,
JeoungChill Shim,
Hiroyuki Kurino,
Mitsumasa Koyanagi:
Design and Evaluation of a Novel Real-Shared Cache Module for High Performance Parallel Processor Chip.
PDCAT 2004: 564-569 |
| 2000 |
| 2 | | Hiroyuki Kurino,
M. Nakagawa,
Kang Wook Lee,
Tomonori Nakamura,
Yuusuke Yamada,
Ki Tae Park,
Mitsumasa Koyanagi:
Smart Vision Chip Fabricated Using Three Dimensional Integration Technology.
NIPS 2000: 720-726 |
| 1998 |
| 1 | | K. Hirano,
T. Ono,
Hiroyuki Kurino,
Mitsumasa Koyanagi:
A New Multiport Memory for High Performance Parallel Processor System with Shared Memory.
ASP-DAC 1998: 333-334 |