dblp.uni-trier.dewww.uni-trier.de

Ronny Krashinsky

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
9EERonny Krashinsky, Christopher Batten, Krste Asanovic: Implementing the scale vector-thread processor. ACM Trans. Design Autom. Electr. Syst. 13(3): (2008)
2007
8EESeongmoo Heo, Ronny Krashinsky, Krste Asanovic: Activity-Sensitive Flip-Flop and Latch Selection for Reduced Energy. IEEE Trans. VLSI Syst. 15(9): 1060-1064 (2007)
2005
7EERonny Krashinsky, Hari Balakrishnan: Minimizing Energy for Wireless Web Access with Bounded Slowdown. Wireless Networks 11(1-2): 135-148 (2005)
2004
6EERonny Krashinsky, Christopher Batten, Mark Hampton, Steve Gerding, Brian Pharris, Jared Casper, Krste Asanovic: The Vector-Thread Architecture. ISCA 2004: 52-63
5EEChristopher Batten, Ronny Krashinsky, Steve Gerding, Krste Asanovic: Cache Refill/Access Decoupling for Vector Machines. MICRO 2004: 331-342
4EERonny Krashinsky, Christopher Batten, Mark Hampton, Steve Gerding, Brian Pharris, Jared Casper, Krste Asanovic: The Vector-Thread Architecture. IEEE Micro 24(6): 84-90 (2004)
2002
3EERonny Krashinsky, Hari Balakrishnan: Minimizing energy for wireless web access with bounded slowdown. MOBICOM 2002: 119-130
2001
2EESeongmoo Heo, Ronny Krashinsky, Krste Asanovic: Activity-Sensitive Flip-Flop and Latch Selection for Reduced Energy. ARVLSI 2001: 59-74
1EEMichael Sung, Ronny Krashinsky, Krste Asanovic: Multithreading decoupled architectures for complexity-effective general purpose computing. SIGARCH Computer Architecture News 29(5): 56-61 (2001)

Coauthor Index

1Krste Asanovic [1] [2] [4] [5] [6] [8] [9]
2Hari Balakrishnan [3] [7]
3Christopher Batten [4] [5] [6] [9]
4Jared Casper [4] [6]
5Steve Gerding [4] [5] [6]
6Mark Hampton [4] [6]
7Seongmoo Heo [2] [8]
8Brian Pharris [4] [6]
9Michael Sung [1]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)