2008 |
9 | EE | Shingo Watanabe,
Akihiro Chiyonobu,
Toshinori Sato:
A Low-Power Instruction Issue Queue for Microprocessors.
IEICE Transactions 91-C(4): 400-409 (2008) |
2007 |
8 | EE | Shingo Watanabe,
Akihiro Chiyonobu,
Toshinori Sato:
Indirect Tag Search Mechanism for Instruction Window Energy Reduction.
CIT 2007: 841-846 |
7 | EE | Yuji Kunitake,
Akihiro Chiyonobu,
Koichiro Tanaka,
Toshinori Sato:
Challenges in Evaluations for a Typical-Case Design Methodology.
ISQED 2007: 374-379 |
6 | | Toshinori Sato,
Yuu Tanaka,
Hidenori Sato,
Toshimasa Funaki,
Takenori Koushiro,
Akihiro Chiyonobu:
Realizing Energy-Efficient MultiCore Processors by Utilizing Speculative Thread-Level Parallelism.
I. J. Comput. Appl. 14(2): 79-91 (2007) |
2006 |
5 | EE | Toshinori Sato,
Yuu Tanaka,
Hidenori Sato,
Toshimasa Funaki,
Takenori Koushiro,
Akihiro Chiyonobu:
Improving Energy Efficiency Via Speculative Multithreading on MultiCore Processors.
PATMOS 2006: 553-562 |
4 | EE | Toshinori Sato,
Akihiro Chiyonobu:
Evaluating the Impact of Fault Recovery on Superscalar Processor Performance.
PRDC 2006: 369-370 |
3 | EE | Seiichiri Fujii,
Akihito Sakanaka,
Akihiro Chiyonobu,
Toshinori Sato:
A leakage-energy-reduction technique for cache memories in embedded processors.
J. Embedded Computing 2(1): 49-55 (2006) |
2005 |
2 | EE | Toshinori Sato,
Akihiro Chiyonobu:
An Energy-Efficient Clustered Superscalar Processor.
IEICE Transactions 88-C(4): 544-551 (2005) |
2004 |
1 | EE | Akihiro Chiyonobu,
Toshinori Sato:
Investigating heterogeneous combination of functional units for a criticality-based low-power processor architecture.
ISICT 2004: 190-195 |