dblp.uni-trier.dewww.uni-trier.de

B. Venkataramani

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2009
8EES. Ramasamy, B. Venkataramani, R. Niranjini, K. Suganya: 100KHz-20MHz Programmable Subthreshold Gm-C Low-Pass Filter in 0.18µ-m CMOS. VLSI Design 2009: 105-110
7EEJ. Manikandan, B. Venkataramani, V. Avanthi: FPGA Implementation of Support Vector Machine Based Isolated Digit Recognition System. VLSI Design 2009: 347-352
6EEV. Vireen, N. Venugopalachary, G. Seetharaman, B. Venkataramani: Built in Self Test Based Design of Wave-Pipelined Circuits in ASICs. VLSI Design 2009: 473-478
5EEV. Amudha, B. Venkataramani, R. Vinoth Kumar, S. Ravishankar: Software/Hardware Co-design of HMM Based Speaker Independent Isolated Digit Recognition System. JCP 4(2): 154-159 (2009)
2008
4EES. Ramasamy, B. Venkataramani, K. Anbugeetha: VLSI Implementation of a Digitally Tunable Gm-C Filter with Double CMOS Pair. VLSI Design 2008: 317-322
2007
3EEV. Amudha, B. Venkataramani, R. Vinoth Kumar, S. Ravishankar: SOC Implementation of HMM Based Speaker Independent Isolated Digit Recognition System. VLSI Design 2007: 848-853
2005
2EEG. Lakshminarayanan, B. Venkataramani: Optimization Techniques for FPGA-Based Wave-Pipelined DSP Blocks. IEEE Trans. VLSI Syst. 13(7): 783-793 (2005)
1997
1EEB. Venkataramani, Sanjay K. Bose, K. R. Srivathsan: Queuing analysis of a non-pre-emptive MMPP/D/1 priority system. Computer Communications 20(11): 999-1018 (1997)

Coauthor Index

1V. Amudha [3] [5]
2K. Anbugeetha [4]
3V. Avanthi [7]
4Sanjay K. Bose [1]
5R. Vinoth Kumar [3] [5]
6G. Lakshminarayanan [2]
7J. Manikandan [7]
8R. Niranjini [8]
9S. Ramasamy [4] [8]
10S. Ravishankar [3] [5]
11G. Seetharaman [6]
12K. R. Srivathsan [1]
13K. Suganya [8]
14N. Venugopalachary [6]
15V. Vireen [6]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)