dblp.uni-trier.dewww.uni-trier.de

Tze-Yun Sung

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
15EEHsi-Chin Hsin, Tze-Yun Sung: Adaptive Selection and Rearrangement of Wavelet Packets for Quad-Tree Image Coding. IEICE Transactions 91-A(9): 2655-2662 (2008)
2007
14 Hsi-Chin Hsin, Jenn-Jier Lien, Tze-Yun Sung: A Hybrid SPIHT-EBC Image Coder. IMECS 2007: 1854-1857
13EETze-Yun Sung, Hsi-Chin Hsin: A Hybrid Image Coder Based on SPIHT Algorithm with Embedded Block Coding. IEICE Transactions 90-A(12): 2979-2984 (2007)
12EETze-Yun Sung, Hsi-Chin Hsin: Fixed-Point Error Analysis of CORDIC Arithmetic for Special-Purpose Signal Processors. IEICE Transactions 90-A(9): 2006-2013 (2007)
11EETze-Yun Sung, Hsi-Chin Hsin: An Efficient Rearrangement of Wavelet Packet Coefficients for Embedded Image Coding Based on SPIHT Algorithm. IEICE Transactions 90-A(9): 2014-2020 (2007)
2006
10EETze-Yun Sung: A High-Efficient Image Scalar Algorithm for LCD Signal Processor. JCIS 2006
9EETze-Yun Sung: A High-Efficient Line-Based Architecture for 2-D Lifting-Based DWT Using 9/7 Wavelet Filters. JCIS 2006
8EETze-Yun Sung: A High-Efficient and Cost-Effective LCD Signal Processor. JCIS 2006
7EETze-Yun Sung: An Efficient CORDIC-Based Vector Interpolator in Power-Aware 3-D Graphics Rendering. JCIS 2006
6EETze-Yun Sung: High-Efficient Architectures for 2-D Lifting-Based Forward and Inverse Discrete Wavelet Transform. JCIS 2006
5EETze-Yun Sung: High-Speed and Low-Power Architectures for Forward and Inverse Discrete Wavelet Transform Using 4-ta. JCIS 2006
4EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters. PDCAT 2006: 185-190
3EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: High-Efficiency and Low-Power Architectures for 2-D DCT and IDCT Based on CORDIC Rotation. PDCAT 2006: 191-196
2EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: A High-Efficiency Vector Interpolator Using Redundant CORDIC Arithmetic in Power-Aware 3-D Graphics Rendering. PDCAT 2006: 44-49
1EETze-Yun Sung, Mao-Jen Sun, Yaw-Shih Shieh, Hsi-Chin Hsin: Memory-Efficiency and High-Speed Architectures for Forward and Inverse DCT with Multiplierless Operation. PSIVT 2006: 802-811

Coauthor Index

1Hsi-Chin Hsin [1] [2] [3] [4] [11] [12] [13] [14] [15]
2Jenn-Jier Lien [14]
3Yaw-Shih Shieh [1] [2] [3] [4]
4Mao-Jen Sun [1]
5Chun-Wang Yu [2] [3] [4]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)