dblp.uni-trier.dewww.uni-trier.de

Yaw-Shih Shieh

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2006
4EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters. PDCAT 2006: 185-190
3EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: High-Efficiency and Low-Power Architectures for 2-D DCT and IDCT Based on CORDIC Rotation. PDCAT 2006: 191-196
2EETze-Yun Sung, Yaw-Shih Shieh, Chun-Wang Yu, Hsi-Chin Hsin: A High-Efficiency Vector Interpolator Using Redundant CORDIC Arithmetic in Power-Aware 3-D Graphics Rendering. PDCAT 2006: 44-49
1EETze-Yun Sung, Mao-Jen Sun, Yaw-Shih Shieh, Hsi-Chin Hsin: Memory-Efficiency and High-Speed Architectures for Forward and Inverse DCT with Multiplierless Operation. PSIVT 2006: 802-811

Coauthor Index

1Hsi-Chin Hsin [1] [2] [3] [4]
2Mao-Jen Sun [1]
3Tze-Yun Sung [1] [2] [3] [4]
4Chun-Wang Yu [2] [3] [4]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)