2006 |
4 | EE | Tze-Yun Sung,
Yaw-Shih Shieh,
Chun-Wang Yu,
Hsi-Chin Hsin:
Low-Power Multiplierless 2-D DWT and IDWT Architectures Using 4-tap Daubechies Filters.
PDCAT 2006: 185-190 |
3 | EE | Tze-Yun Sung,
Yaw-Shih Shieh,
Chun-Wang Yu,
Hsi-Chin Hsin:
High-Efficiency and Low-Power Architectures for 2-D DCT and IDCT Based on CORDIC Rotation.
PDCAT 2006: 191-196 |
2 | EE | Tze-Yun Sung,
Yaw-Shih Shieh,
Chun-Wang Yu,
Hsi-Chin Hsin:
A High-Efficiency Vector Interpolator Using Redundant CORDIC Arithmetic in Power-Aware 3-D Graphics Rendering.
PDCAT 2006: 44-49 |
1 | EE | Tze-Yun Sung,
Mao-Jen Sun,
Yaw-Shih Shieh,
Hsi-Chin Hsin:
Memory-Efficiency and High-Speed Architectures for Forward and Inverse DCT with Multiplierless Operation.
PSIVT 2006: 802-811 |