dblp.uni-trier.dewww.uni-trier.de

Massimo Maresca

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
30EEMartino Fornasa, Nicola Zingirian, Massimo Maresca: Extensive GPRS Latency Characterization in Uplink Packet Transmission from Moving Vehicles. VTC Spring 2008: 2562-2566
2005
29EEMartino Fornasa, Massimo Maresca, Nicola Zingirian, L. Ballardin, S. Bedin: Development of a service-oriented architecture for the dynamic integration of mobile remote software components. ETFA 2005
28EEPierpaolo Baglietto, Massimo Maresca, Andrea Parodi, Nicola Zingirian: Stepwise deployment methodology of a service oriented architecture for business communities. Information & Software Technology 47(6): 427-436 (2005)
2003
27EEPierpaolo Baglietto, Francesco Moggia, Nicola Zingirian, Massimo Maresca: Application Level Smart Card Support through Networked Mobile Devices. Communications and Multimedia Security 2003: 172-180
26EEMauro Migliardi, Stefano Zappaterra, Massimo Maresca, Chiara Bisso: HARNESSing Intranet Computational Power for Legacy Applications: The Case of Ship Vulnerability Evaluation. IPDPS 2003: 103
2002
25EEPierpaolo Baglietto, Massimo Maresca, Andrea Parodi, Nicola Zingirian: Deployment of Service Oriented Architecture for a Business Community. EDOC 2002: 293-304
2001
24EENicola Zingirian, Massimo Maresca: Selective Register Renaming: A Compiler-Driven Approach to Dynamic Register Renaming. HPCN Europe 2001: 344-352
2000
23EENicola Zingirian, Massimo Maresca: Loop Regularization for Image and Video Processing on Instruction Level Parallel Architectures. CAMP 2000: 261-269
22EENicola Zingirian, Massimo Maresca: Run-Time Support to Register Allocation for Loop Parallelization of Image Processing Programs. HPCN Europe 2000: 343-352
1999
21 Nicola Zingirian, Massimo Maresca: Finding the Optimal Unroll-and-Jam. HPCN Europe 1999: 633-642
20EENicola Zingirian, Massimo Maresca, S. Nalin: Efficiency of standard software architectures for Java-based access to remote databases. Future Generation Comp. Syst. 15(3): 417-424 (1999)
1998
19 Nicola Zingirian, Massimo Maresca, S. Nalin: Efficiency of Standard Software Architectures for JAVA-Based Access to Remote Databases. HPCN Europe 1998: 479-488
18 Mauro Migliardi, Pierpaolo Baglietto, Massimo Maresca: Virtual Parallelism allows Relaxing the Synchronization Constraints of SIMD Computing Paradigm. HPCN Europe 1998: 784-793
17 Pierpaolo Baglietto, Massimo Maresca, Mauro Migliardi: A Parallel Algorithm for Minimum Cost Path Computation on Polymorphic Processor Array. IPPS/SPDP Workshops 1998: 13-18
1997
16 Nicola Zingirian, Massimo Maresca: Scheduling Image Processing Program Activities on Instruction Level Parallel RISC Through Program Transformations. HPCN Europe 1997: 674-687
15 Mauro Migliardi, Massimo Maresca: Modeling Instruction Level Parallel Architectures Efficiency in Image Processing Applications. HPCN Europe 1997: 738-751
14 Nicola Zingirian, Pierpaolo Baglietto, Massimo Maresca, Mauro Migliardi: Customizing MPEG Video Compression Algorithms to Specific Application Domains: The Case of Highway Monitoring. ICIAP (2) 1997: 46-53
1995
13EEPierpaolo Baglietto, Massimo Maresca, A. Migliaro, Mauro Migliardi: Parallel Implementation of the Full Search Block Matching Algorithm for Motion Estimation. ASAP 1995: 182-192
12 Pierpaolo Baglietto, Massimo Maresca, A. Migliaro, Mauro Migliardi: A VLSI Scalable Processor Array for Motion Estimation. ICIAP 1995: 127-132
1994
11 Pierpaolo Baglietto, Massimo Maresca, Mauro Migliardi: Introducing Execution Autonomy in the SIMD Computing Paradigm. EUROSIM 1994: 295-303
1993
10 Massimo Maresca, Hungwen Li, Pierpaolo Baglietto: Hardware Suport for Fast Reconfigurability in Processor Arrays. ICPP 1993: 282-289
9 Massimo Maresca, Pierpaolo Baglietto, A. Giordano: An Analysis of the Propagation Delay in Reconfigurable Processor Arrays. PARCO 1993: 379-386
8EEMassimo Maresca: Polymorphic Processor Arrays. IEEE Trans. Parallel Distrib. Syst. 4(5): 490-506 (1993)
7EEMassimo Maresca, Hungwen Li: Virtual Parallelism Support in Reconfigurable Processor Arrays. J. Inf. Sci. Eng. 9(1): 45-60 (1993)
1991
6 Massimo Maresca, Pierpaolo Baglietto: Transitive Closure and Graph Component Labeling on Realistic Processor Arrays Based on Reconfigurable Mesh Network. ICCD 1991: 229-232
5 Riccardo Gusella, Massimo Maresca: Design Considerations for a Multimedia Network Distribution Center. NOSSDAV 1991: 185-196
1989
4 Hungwen Li, Massimo Maresca: Polymorphic-Torus Network. IEEE Trans. Computers 38(9): 1345-1351 (1989)
3EEHungwen Li, Massimo Maresca: Polymorphic-Torus Architecture for Computer Vision. IEEE Trans. Pattern Anal. Mach. Intell. 11(3): 233-243 (1989)
2 Massimo Maresca, Hungwen Li: Connection Autonomy in SIMD Computers: A VLSI Implementation. J. Parallel Distrib. Comput. 7(2): 302-320 (1989)
1987
1 Hungwen Li, Massimo Maresca: Polymorphic-Torus Network. ICPP 1987: 411-414

Coauthor Index

1Pierpaolo Baglietto [6] [9] [10] [11] [12] [13] [14] [17] [18] [25] [27] [28]
2L. Ballardin [29]
3S. Bedin [29]
4Chiara Bisso [26]
5Martino Fornasa [29] [30]
6A. Giordano [9]
7Riccardo Gusella [5]
8Hungwen Li [1] [2] [3] [4] [7] [10]
9Mauro Migliardi [11] [12] [13] [14] [15] [17] [18] [26]
10A. Migliaro [12] [13]
11Francesco Moggia [27]
12S. Nalin [19] [20]
13Andrea Parodi [25] [28]
14Stefano Zappaterra [26]
15Nicola Zingirian [14] [16] [19] [20] [21] [22] [23] [24] [25] [27] [28] [29] [30]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)