2008 |
9 | EE | Yeong-Kang Lai,
Lien-Fei Chen,
Tian-En Hsieh,
Shien-Yu Huang:
Hybrid parallel motion estimation architecture based on fast Pel-subsampling algorithm.
ICME 2008: 1021-1024 |
8 | EE | Lien-Fei Chen,
Kun-Hsing Li,
Chong-Yu Huang,
Yeong-Kang Lai:
Analysis and architecture design of multi-transform architecture for H.264/AVC intra frame coder.
ICME 2008: 145-148 |
7 | EE | Chong-Yu Huang,
Lien-Fei Chen,
Yeong-Kang Lai:
A high-speed 2-D transform architecture with unique kernel for multi-standard video applications.
ISCAS 2008: 21-24 |
2006 |
6 | EE | Yeong-Kang Lai,
Lien-Fei Chen,
Jian-Chou Chen,
Chun-Wei Chiu:
A Cost Effective Interconnection Network for Reconfigurable Computing Processor in Digital Signal Processing Applications.
IEICE Transactions 89-C(11): 1674-1675 (2006) |
2005 |
5 | EE | Yeong-Kang Lai,
Lien-Fei Chen,
Jian-Chou Chen,
Chun-Wei Chiu:
A two-way SIMD-based reconfigurable computing architecture for multimedia applications.
ISCAS (5) 2005: 4578-4581 |
2004 |
4 | | Yeong-Kang Lai,
Lien-Fei Chen:
A performance-driven configurable motion estimator for full-search block-matching algorithm.
ISCAS (2) 2004: 233-236 |
3 | | Lien-Fei Chen,
Yeong-Kang Lai:
VLSI architecture of the reconfigurable computing engine for digital signal processing applications.
ISCAS (2) 2004: 937-940 |
2 | | Yeong-Kang Lai,
Li-Chung Chang,
Lien-Fei Chen,
Chi-Chung Chou,
Chun-Wei Chiu:
A novel memoryless AES cipher architecture for networking applications.
ISCAS (4) 2004: 333-336 |
2003 |
1 | EE | Yeong-Kang Lai,
Lien-Fei Chen:
A high data-reuse architecture with double-slice processing for full-search block-matching algorithm.
ISCAS (2) 2003: 716-719 |