dblp.uni-trier.dewww.uni-trier.de

Shrutisagar Chandrasekaran

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

2008
9EEShrutisagar Chandrasekaran, Abbes Amira: High Performance FPGA Implementation of the Mersenne Twister. DELTA 2008: 482-485
8EEAbbes Amira, Shrutisagar Chandrasekaran, David W. G. Montgomery, Isa Servan Uzun: A segmentation concept for positron emission tomography imaging using multiresolution analysis. Neurocomputing 71(10-12): 1954-1965 (2008)
2007
7EEShrutisagar Chandrasekaran, Abbes Amira: A New Behavioural Power Modelling Approach for FPGA based Custom Cores. AHS 2007: 350-357
6EEShrutisagar Chandrasekaran, Abbes Amira: Novel Sparse OBC based Distributed Arithmetic Architecture for Matrix Transforms. ISCAS 2007: 3207-3210
5EEAbbes Amira, Shrutisagar Chandrasekaran: Power Modeling and Efficient FPGA Implementation of FHT for Signal Processing. IEEE Trans. VLSI Syst. 15(3): 286-295 (2007)
2006
4EEShrutisagar Chandrasekaran, Abbes Amira: Power Reduction for FPGA Implementations : Design Optimisation and High Level Modelling. FPL 2006: 1-2
3EEShrutisagar Chandrasekaran, Abbes Amira: FPGA Implementation and Power Modelling of the Fast Walsh Transform. FPL 2006: 1-4
2005
2 Shrutisagar Chandrasekaran, Abbes Amira: High Speed / Low Power Architectures for the Finite Radon Transform. FPL 2005: 450-455
1EEShrutisagar Chandrasekaran, Abbes Amira: An area efficient low power inner product computation for discrete orthogonal transforms. ICIP (3) 2005: 1024-1027

Coauthor Index

1Abbes Amira [1] [2] [3] [4] [5] [6] [7] [8] [9]
2David W. G. Montgomery [8]
3Isa Servan Uzun [8]

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)