dblp.uni-trier.dewww.uni-trier.de

Siamak Arya

List of publications from the DBLP Bibliography Server - FAQ
Coauthor Index - Ask others: ACM DL/Guide - CiteSeer - CSB - Google - MSN - Yahoo

1995
4EESiamak Arya, Howard Sachs, Sreeram Duvvuru: An architecture for high instruction level parallelism. HICSS (1) 1995: 153-162
3EESreeram Duvvuru, Siamak Arya: Evaluation of a branch target address cache. HICSS (1) 1995: 173-180
1988
2EESiamak Arya, Blaine Gaither: Parallel algorithm development workbench. SC 1988: 11-17
1985
1 Siamak Arya: An Optimal Instruction-Scheduling Model for a Class of Vector Processors. IEEE Trans. Computers 34(11): 981-995 (1985)

Coauthor Index

1Sreeram Duvvuru [3] [4]
2Blaine Gaither [2]
3Howard Sachs [4]

Colors in the list of coauthors

Copyright © Sun May 17 03:24:02 2009 by Michael Ley (ley@uni-trier.de)